Selects the delay from chip select 0 to write enable.
WAITWEN | Wait write enable. Delay from chip select assertion to write enable. 0x0 = One EMC_CCLK cycle delay between assertion of chip select and write enable (POR reset value). 0x1 - 0xF = (n + 1) EMC_CCLK cycle delay. The delay is (WAITWEN +1) x tEMC_CCLK. |
RESERVED | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined. |